Normal view MARC view ISBD view

Design of Low Power 9T SRAM Cell Using DG FINFET at Different Nanometer Regime

By: Ansari, Ummul Qura.
Contributor(s): Pandey, Kamal Prakash.
Publisher: New Delhi Journals Pub 2019Edition: Vol.5(1), Jan-Jun.Description: 6-22p.Subject(s): Computer EngineeringOnline resources: Click here In: International journal of wireless network securitySummary: According to this paper, we are represented 9T SRAMcells exploitassorted nanometer expertise. This paper compares the performance of 9T SRAM cell technologies, which include performance parameters such as the Average write delay and write power product delay, study manners of all SRAM cells are observed. Therefore, the 9TSRAMcells at 90nm technology constantly devourshort Average power; get betterstudysolidity as contrast to the 9T SRAM cells at 180nm technology. The objective of this paper is to diminish thelow power, develop the read behavior of the dissimilar SRAM cell formation applytempoimplement at 90nm and 180nm expertise. DG FINFET techniques have been employedto reduce the power consumed by the SRAM cell. The results show that the DG FINFET based SRAM cell is the best performerin terms of power consumption. This paper defines the utilize of Double Gate FINFET technology give low outflow and elevated performance operation by exploit maximum speed and short threshold voltage transistors for logic cell.
Tags from this library: No tags from this library for this title. Log in to add tags.
    average rating: 0.0 (0 votes)
Item type Current location Call number Status Date due Barcode Item holds
Articles Abstract Database Articles Abstract Database School of Engineering & Technology
Archieval Section
Not for loan 2020092
Total holds: 0

According to this paper, we are represented 9T SRAMcells exploitassorted nanometer expertise. This paper compares the performance of 9T SRAM cell technologies, which include performance parameters such as the Average write delay and write power product delay, study manners of all SRAM cells are observed. Therefore, the 9TSRAMcells at 90nm technology constantly devourshort Average power; get betterstudysolidity as contrast to the 9T SRAM cells at 180nm technology. The objective of this paper is to diminish thelow power, develop the read behavior of the dissimilar SRAM cell formation applytempoimplement at 90nm and 180nm expertise. DG FINFET techniques have been employedto reduce the power consumed by the SRAM cell. The results show that the DG FINFET based SRAM cell is the best performerin terms of power consumption. This paper defines the utilize of Double Gate FINFET technology give low outflow and elevated performance operation by exploit maximum speed and short threshold voltage transistors for logic cell.

There are no comments for this item.

Log in to your account to post a comment.

Click on an image to view it in the image viewer

Unique Visitors hit counter Total Page Views free counter
Implemented and Maintained by AIKTC-KRRC (Central Library).
For any Suggestions/Query Contact to library or Email: librarian@aiktc.ac.in | Ph:+91 22 27481247
Website/OPAC best viewed in Mozilla Browser in 1366X768 Resolution.

Powered by Koha